

# System Level Modeling Language

### **Outline**

- System Design Trend
- Introduction to SystemC
- Model Construction
  - Module
  - Port, interface and channel
  - Data type
  - Process
  - Clock Object
- Examples of SystemC

## The Need of SystemC (1/2)

- Model HARDWARE in high abstraction level
- Cover multiple levels of abstraction
- Render a platform to co-verify HW&SW
- Identify potential problems of SoC design, decreasing the risk of project failure

## The Need of SystemC (2/2)



# Introduction to SystemC

## Conventional System Design Methodology



### SystemC Overview (1/2)

- The dream to realize the unison of HW/SW designing languages
  - A unified design environment
- Version 1: it is just another HDL, not much to do with system-level designing
- Version 2: with the adding of channel, now it is a serious system-level language
  - channels, interfaces and ports
  - much more powerful modeling for Transaction Level
- Future SystemC 3.0
  - Modeling of OSs
  - Support of embedded SW models

## SystemC Overview (2/2)

- Is a C++ class library and a methodology that one can use to effectively create cycle-accurate models of functions, hardware architecture, and interfaces of the SoC and system-level designs
- One can use SystemC and standard C++ development tools to
  - create a system-level model
  - quickly simulate to validate and optimize the design
  - explore various algorithms
  - provide the hardware and software development team with an executable specification of the system

### SystemC Highlights

- Modules: component
- Processes: functions, SC\_THREAD & SC\_METHOD
- Ports: I/O ports
- Signals: wires
- Rich set of port and signal types
- Rich set of data types
- Clocks
- Event-based (cycle-accurate) simulation: ultra light-weight and fast
- Multiple abstraction levels
- Communication protocols: channel & interface
- Debugging support: runtime error checking
- Waveform tracing: VCD, WIF and ISDB formats

## SystemC & C++

- SystemC is a set of C++ class definitions and a methodology for using these classes
- C++ class definition means systemc.h and the matching library
- Methodology means the use of simulation kernel and modeling
- You can use all of the C++ syntax, semantics, run time library, STL (Standard Template Library) and such
- However you need to follow SystemC methodology closely to make sure the simulation executes correctly

### Note

- SystemC is a Hardware Description Language (HDL) from system-level down to gate level
- SystemC does not model software
- SystemC does not run faster, higher abstraction level does

### System-Level Language

- To be categorized as a system-level language, the simulation SPEED is the key
- The simulation speed should take no 1,000 time slower than the real HW
  - In another word, 1 second of HW execution time equals 16 minutes and 40 seconds simulation time
- To achieve this kind of performance, the system is best modeled in transaction level, e.g. token based

## SystemC Design Flow



### Language Architecture

**MOC:** model of computation

#### Standard Channels for Various MOC's

Kahn Process Networks Static Dataflow, etc.

#### Methodology-Specific Channels

Master/Slave Library, etc.

Not-standard

#### Elementary Channels

Signal, Timer, Mutex, Semaphore, Fifo, etc.

#### Core Language

Modules

Ports

Processes

Interfaces

Channels

Events

#### Data Types

Logic Type (01XZ)

Logic Vectors

Bits and Bit Vectors

Arbitrary Precision Integers

Fixed Point Integers

C++ Language Standard

SystemC standard

### **Basic Structure**

- Basic Structure of SystemC model
  - Module
  - Port, interface and channel
  - Process



### **Example of Adder**

Behavioral model of adder



### **Source Code**

SC\_MODULE macro for declaration

```
#include <systemc.h>
SC_MODULE(Adder)
{
    sc_in<int> a;
    sc_in<int> b;
    sc_out<int> c;

    void compute();

    SC_CTOR(Adder)
    {
        SC_METHOD(compute);
        sensitive << a << b;
    }
};</pre>
```

```
#include "Adder.h"

void Adder::compute()
{
    c = a + b;
}

Adder.opp
```



Adder.h



main.cpp

# **Model Construction**

### **Construct Model**

- Module
- Port, interface and channel
- Data type and Time
- Process

### **Modules**

A module is the basic structural building block in SystemC,

the same as Verilog "module"

- Keyword: SC\_MODULE
- Can contain
  - Ports: communicate with outside
  - Process: describe functionality of module
  - Internal data and channels (sc\_signal, ...etc.)
  - Other modules (sub-module)
- Can access a channel's interface

```
#include <systemc.h>

SC_MODULE(Adder)
{
    sc_in<i|nt> a;
    sc_in<int> b;
    sc_out<int> c;

    void compute();

    SC_CTOR(Adder)
    {
        SC_METHOD(compute);
        sensitive << a << b;
    }
};</pre>
```



### Modules - Semantic

- Module has constructor:
  - To declare process and sensitivity list (if necessary)

```
SC_MODULE ( module_name ){
 // ports, porcess, internal data
 sc_in< data_type > input;
 sc_inout < data_type > inout;
 sc_out< data_type > out;
 SC_CTOR( module_name ){
 // constructor
 // process declaration, sensitivities
                     #include <systemc.h>
                     SC MODULE(Adder)
                        sc in(int) a;
                        sc_in<int> b;
                        sc_out<int> c;
                        void compute();
                        SC_CTOR(Adder)
                           SC_METHOD(compute);
                           sensitive << a << b;
```

```
class module_name: public sc_module{
  public:
  // ports, porcess, internal data
  sc_in< data_type > input;
  sc_inout < data_type > inout;
  sc_out< data_type > out;
  sc_module( sc_module_name ){
  // constructor
  // process declaration, sensitivities
  }
}
```

### **Construct Model**

- Module
- Port, interface and channel
- Data type and Time
- Process

### Port, Interface and Channel

- Flexibility and variable level abstraction
- They are like
  - Channel: the workhorse for holding and transmitting data
  - Interface: a "window" in a channel that describes the set of operation
  - Port: the proxy object that facilitates access to channel through interface
- They can be bound if the channel or port has compatible interface in compile-time and run-time



#### **Ports**

- Used by the module to connect to other modules
- Connect to channels through interface
- Three modes of operation: (inherit from class sc\_port)

```
Input: sc_in<T> sc_port<sc_in_if<T>>
```

- Output: sc\_out<T> sc\_port<sc\_out\_if<T> >
- Inout: sc\_inout<T> sc\_port<sc\_inout\_if<T> >

```
Verilog

module module_name (module_port);
{
    // ports
    input< range > input;
    inout < range > inout;
    output< range > out;
}

SC_MODULE ( module_name ){
    // ports
    sc_in< data_type > input;
    sc_inout < data_type > inout;
    sc_out< data_type > out;
}
```

### **Access Ports**

- sc\_in, sc\_out, sc\_inout have default channel method:
  - read(), write()



### **Port-Channel Access**

- For IP reuse and tool support, SystemC 2.0 defines design style:
  - Inter-module level communication
    - ► Use port to connect module to channel P.25, P.94, P.97, P.100
  - Intra-module level communication
    - ► Access channel's interface directly ("port-less") P.32, P.34

```
SC_MODULE ( mod1 ){
    sc_in< int > in;
    sc_out< int > out;

sc_mutex mutex; // channel
    ...
    mutex.lock(); //direct access to channel
    // critical section code
    ...
    mutex.unlock(); //direct access to channel
    ...
}
```



### Interfaces

- Define methods that channels must implement
- All interfaces must be derived from base class sc\_inferface
  - Ports connect to channels through interfaces
  - Ports only can see the channels' method defined in interface which connect to

### Interface Derivation

Define read/write interface by deriving from read interface and write interface

```
template <class T>
class sc_read_write_if: public sc_read_if<T>, public sc_write_if<T>
{
};
```

- Interfaces for sc\_fifo channel
  - sc\_fifo\_in\_if: read(), nb\_read(), ... methods
    - read(): if not empty, read; if empty, wait until available and then read
    - nb\_read(): returns false, when fifo is empty (does not wait); otherwise reads and returns true
  - sc\_fifo\_out\_if: write(), nb\_write(), ... methods

### **Channels**

#### Channels:

- Implement one or more interfaces, serve for communication functionality
- Use to hold and transmit data
- Can connect multiple modules
- SystemC 2.0 allow user to create their own channel types

### Classify:

- Primitive channels
- Hierarchical channels

## Channels Classify

- Primitive channels (derived from sc\_prim\_channel)
  - Atomic, doesn't contain other SystemC structures
  - Not exhibit structure
  - Lack internal processes
  - Can't access (directly) other primitive channels
- Hierarchical channels (derived from sc\_channel)
  - Construct by module
  - Can have structure
  - Can contain other modules and processes
  - Can access (directly) other channels by using operator, ex: fifo1.read() or fifo1.write()

#### **Primitive Channels**

- Derived from base class sc\_prim\_channel
- Elementary channels
  - Hardware signal
    - ▶ sc\_signal<T>
  - FIFO channel
    - ▶ sc\_fifo<T>
  - Mutual-exclusion lock
    - ▶ sc\_mutex

## Hardware Signal Channel

sc\_signal<T> implement the interface sc\_signal\_inout\_if<T>

P.24

```
SC_MODULE ( controller ){
         sc_in< sc_logic > clk;
         sc_in< sc_logic > status;
         sc_out< sc_logic > count;
         sc_signal< sc_logic > lstat;
         state machine *s1;
         SC_CTOR( controller ){
          s1 = new state_machine("s1"); // instantiate a module
          s1->clock(clk);
          s1->en(lstat); // port bound to signal
          s1->st(status);
```

## SC\_signal

- For sequential logic, the registers is synchronized by clock
  - Those registers need to be updated with a non-blocking manner
- SC\_signal meets this requirement



### Example: Shifter

```
Data in Q1 Q2 Q3
```

```
#include <systemc.h>
#include <iostream.h>
#include <stdlib.h>
                                                    int sc main(int argc, char *argv[])
SC_MODULE(shift_reg)
                                                       const sc time t PERIOD(20,SC NS);
   sc in clk iclk;
   sc signal<int> data in;
                                                       sc clock clk("clk",t PERIOD);
   sc_signal<int> Q1;
                                                       shift_reg ishift_reg("ishift_reg");
   sc_signal<int> Q2;
                                                       ishift req.iclk(clk);
   sc signal<int> Q3;
                                                       sc_start(200,SC_NS);
   SC_CTOR(shift_reg)
                                                       return 0;
     SC_CTHREAD(sync_shift_reg,iclk.pos());
     data in=0;
     Q1=0:
     Q2=0;
                                                                 At time 20 ns Q1: 0 Q2: 0 Q3: 0
     Q3=0;
                                                                 At time 40 ns Q1: 38 Q2: 0 Q3: 0
                                                                 At time 60 ns Q1: 58 Q2: 38 Q3: 0
                                                                 At time 80 ns Q1: 13 Q2: 58 Q3: 38
   void sync_shift_reg()
                                                                 At time 100 ns Q1: 15 Q2: 13 Q3: 58
                                                                 At time 120 ns Q1: 51 Q2: 15 Q3: 13
     for(;;)
                                                                 At time 140 ns Q1: 27 Q2: 51 Q3: 15
                                                                 At time 160 ns Q1: 10 Q2: 27 Q3: 51
        data_in=rand()%100;
                                                                 At time 180 ns Q1: 19 Q2: 10 Q3: 27
        Q1=data in:
        Q2=Q1;
        Q3=Q2:
        wait(SC ZERO TIME);
        cout<<"At time "<<sc_time_stamp()<<" Q1: "<<Q1<<" Q2: "<<Q2<<" Q3:" <<Q3<<endl;
};
```

#### FIFO channel

#### Example 4

- Provide blocking and nonblocking version
- sc\_fifo<T> implements the interface sc\_fifo\_in\_if<T> and sc\_fifo\_out\_if<T>
- Interfaces for sc\_fifo channel
  - sc\_fifo\_in\_if: read(), nb\_read(), ... methods
    - read(): if not empty, read; if empty, wait until available and then read
    - nb\_read(): returns false, when fifo is empty (does not wait); otherwise reads and returns true
  - sc\_fifo\_out\_if: write(), nb\_write(), ... methods

#### Mutual-exclusion Lock

- Mutual-exclusion lock (sc\_mutex)
  - Model the behavior of a mutual exclusion lock as used to control access to a resource shared by concurrent processes
  - A mutex will be in one of two exclusive states: unlocked or locked
  - Only one process can lock a given mutex at one time
  - A mutex can only be unlocked by the particular process that locked the mutex, but may be locked subsequently by a different process
- Member functions
  - lock(): lock the mutex (wait until unlocked if in use)
  - trylock(): non-blocking, return true if success, else false
  - unlock(): free previously locked mutex

# **Channel Design Rule**

| sc_signal <t></t> | At most one output (sc_out <t>) or bi-directional port (sc_inout<t>) can connect</t></t> |
|-------------------|------------------------------------------------------------------------------------------|
| 30_3igilai<12     | Arbitrary number of input port (sc_in <t>) can connect</t>                               |
| sc_fifo <t></t>   | At most one input port (sc_in <t>) can connect</t>                                       |
|                   | At most one output port (sc_out <t>) can connect</t>                                     |
|                   | No bi-directional ports                                                                  |



#### **Hierarchical Channels**

- Use to model SoC communication infrastructure efficiently
- Ex: model On Chip Bus (OCB)

#### **Construct Model**

- Module
- Port, interface and channel
- Data type and Time
- Process

#### Data type

- SystemC allow to use C++ data type and SystemC data type
  - sc\_bit 2 value signal bit
  - sc\_logic 4 value signal bit
  - sc\_int 1 to 64 bit signed integer
  - sc\_uint 1 to 64 bit unsigned integer
  - sc\_bigint arbitrary sized signed integer
  - sc\_biguint arbitrary sized unsigned integer
  - sc\_bv arbitrary sized 2 value vector
  - sc\_lv arbitrary sized 4 value vector
  - sc\_fixed templated signed fixed point
  - sc\_ufixed templated unsigned fixed point
  - sc\_fix untemplated signed fixed point
  - sc\_ufix untemplated unsigned fixed point

# Type sc\_bit

Two-valued '0' = false, '1' = true

| Bitwise    | & (and) | (or)           | ^ (xor) | ~ (not) |
|------------|---------|----------------|---------|---------|
| Assignment | =       | <b>&amp;</b> = | =       | ^=      |
| Equality   | ==      | !=             |         |         |

```
sc_bit a, b; // declaration
a = a & b;
a = a | b;
```

$$a\&=b \Rightarrow a=a\&b$$

- Four-valued '0' (false), '1' (true), 'X' (unknown) and 'Z' (high impedance)
- Used to model multi-driver buses, X propagation, startup values, and floating buses
- Used on RTL simulation

| Bitwise    | & (and) | (or) | ^ (xor) | ~ (not) |
|------------|---------|------|---------|---------|
| Assignment | =       | &=   | =       | ^=      |
| Equality   | ==      | !=   |         |         |

```
sc_logic x; // declaration
x = '1';
x = 'Z';
```

# Fixed Precision Integer

- C++ int type: usually 32 bits
- SystemC: 1 to 64 bits
  - sc\_int<n>, sc\_uint<n>

| Bitwise       | ~ &   ^ >> <<             |
|---------------|---------------------------|
| Arithmetic    | + - * / %                 |
| Assignment    | = += -= *= /= %= &=  = ^= |
| Equality      | == !=                     |
| Relational    | < <= > >=                 |
| Autoincrement | ++                        |
| Autodecrement |                           |
| Bit select    | [x]                       |
| Part select   | range()                   |
| Concatenation | (,)                       |

#### Bit Select and Part Select

```
Verilog
                                                                   SystemC
input [3:0] A;
                                                   sc_in<sc_uint<4> > A;
output C;
                                                   sc_out<bool> C;
reg [7:0] d;
                                                   sc_uint<4>B;
reg [3:0] e;
                                                   sc_bv<8> d;
                                                   sc_bv<4> e;
C = A[0];
                                                   B = A.read();
                                                   C = B[0];
e = d[5:2];
                                                   e = d.range(5,2);
```

# **Arbitrary Precision Integer**

- sc\_biguint, sc\_bigint can larger than 64 bits, limited only by system
- Execute more slowly
- No concatenation

| Bitwise       | ~ &   ^ >> <<             |
|---------------|---------------------------|
| Arithmetic    | + - * / %                 |
| Assignment    | = += -= *= /= %= &=  = ^= |
| Equality      | == !=                     |
| Relational    | < <= > >=                 |
| Autoincrement | ++                        |
| Autodecrement |                           |
| Bit select    | [x]                       |
| Part select   | range()                   |

## **Arbitrary Length Bit Vector**

- sc\_bv<n> is arbitrary length (n) vector of sc\_bit
- sc\_bv simulation faster than sc\_lv

| Bitwise       | ~ &   ^ >> <<                                  |
|---------------|------------------------------------------------|
| Assignment    | = &=  = ^=                                     |
| Equality      | == !=                                          |
| Bit select    | [x]                                            |
| Part select   | range()                                        |
| Concatenation | (,)                                            |
| Reduction     | and_reduction() or_reduction() xor_reduction() |

```
sc_bv<64> databus;
sc_logic result;
result = databus.or_reduction();
```

## Arbitrary Length Logic Vector

- sc\_lv<n> is arbitrary length (n) vector of sc\_logic
- Help to model tri-state capabilities

| Bitwise    | & (and) | (or)           | ^ (xor) | ~ (not) |
|------------|---------|----------------|---------|---------|
| Assignment | =       | <b>&amp;</b> = | =       | ^=      |
| Equality   | ==      | !=             |         |         |

```
sc_uint<16> uint16;
sc_int<16> int16;
sc_lv<16> lv16;
lv16 = uint16; // convert uint to lv
int16 = lv16; // convert lv to int
// assign lv to int to perform arithmetic operation
```

## Fixed Point Type

- Use to model the behavior of fixed point hardware
- Use to develop DSP software
- Templated type sc\_fixed and sc\_ufixed
  - Use static arguments, known at compile time
- Untemplated type sc\_fix and sc\_ufix
  - Arguments can use variables to determine

```
sc_fixed<wl, iwl, q_mode, o_mode, n_bits> x;
sc_ufixed<wl, iwl, q_mode, o_mode, n_bits> y;
sc_fix x(list of options);
sc_ufix y(list of options);
```

- wl total word length
- iwl integer word length
- q\_mode quantization mode
- o\_mode overflow mode
- n\_bits number of saturated bits

# **Operations of Fixed Point**

| Bitwise    | ~  | &  | ^   |    |    |    |                |   |    |     |     |
|------------|----|----|-----|----|----|----|----------------|---|----|-----|-----|
| Arithmetic | +  | -  | * / | %  | >> | << | ++             |   |    |     |     |
| Assignment | =  | += | -=  | *= | /= | %= | <b>&amp;</b> = | = | ^= | <<= | >>= |
| Equality   | == | != |     |    |    |    |                |   |    |     |     |
| Relational | <  | <= | >   | >= |    |    |                |   |    |     |     |

# **Quantization Modes**

| Quantization mode          | Name           |
|----------------------------|----------------|
| Rounding to plus infinity  | SC_RND         |
| Rounding to zero           | SC_RND_ZERO    |
| Rounding to minus infinity | SC_RND_MIN_INF |
| Rounding to infinity       | SC_RND_INF     |
| Convergent rounding        | SC_RND_CONV    |
| Truncation                 | SC_TRN         |
| Truncation to zero         | SC_TRN_ZERO    |

#### SC\_RND

- Round the value to the closest representable number by adding the MSB of the removed bits to the remaining bits
- $\blacksquare$  01001.010[10100] (x)  $\rightarrow$  01001.011 (y)
- $\blacksquare$  01.01 (1.25)  $\rightarrow$  01.1 (1.5), 010.1 (2.5)  $\rightarrow$  011 (3)
- 10.11  $(-1.25) \rightarrow 11.0 (-1)$ , 101.1  $(-2.5) \rightarrow 110 (-2)$



#### SC\_RND\_ZERO

- Perform SC\_RND if the two nearest representable numbers are not an equal distance apart, otherwise round to zero is performed
- Positive numbers: the redundant bits on the LSB side shall be deleted
- Negative numbers: the most significant of the deleted LSBs shall be added to the remaining bits
- $\blacksquare$  010.1 (2.5)  $\rightarrow$  010 (2)
- $101.1 (-2.5) \rightarrow 110 (-2)$



## SC\_RND\_MIN\_INF

Performs SC\_RND if the two nearest representable numbers are not an equal distance apart, otherwise round to minus infinity is performed



#### SC\_RND\_INF

- Rounding shall be performed if the two nearest representable numbers are at equal distance
- Positive numbers: rounding towards plus infinity
- Negative numbers: rounding towards minus infinity



## **Overflow Mode**

| Overflow mode              | Name        |
|----------------------------|-------------|
| Saturation                 | SC_SAT      |
| Saturation to zero         | SC_SAT_ZERO |
| Symmetrical saturation     | SC_SAT_SYM  |
| Wrap-around                | SC_WRAP     |
| Sign magnitude wrap-around | SC_WRAP_SM  |

## SC\_SAT

- Converts the value to MAX for an overflow and MIN for an underflow
- Ex: sc\_fixed<3,3,SC\_TRN,SC\_SAT> x;
- $\blacksquare$  3 bits: MAX (011 = +3), MIN: (100 = -4)

wl - total word length iwl - interger word length q\_mode - quantization mode o\_mode - overflow mode



#### SC\_SAT\_ZERO

Sets the result to 0 for any value that is outside the representable range of the fixed point data type



#### SC\_SAT\_SYM

- In 2's complement notation there is one more negative representation than positive
- Sometimes it is desirable to have the same positive and negative numbers of representations
- the output is saturated to MAX in case of overflow, to –MAX (signed) or MIN (unsigned) in the case of negative overflow



#### **Time**

- Data type sc\_time
  - Time unit:

```
▶ enum sc_time_unit {
    SC_FS = 0,  // femtosecond
    SC_PS,  // picosecond
    SC_NS,  // nanosecond
    SC_US  // microsecond
    SC_MS,  // millisecond
    SC_SEC  // sec };
```

sc\_time t(123, SC\_NS); // t = 123 nanoseconds

#### **Time Resolution**

- The time resolution is the smallest amount of time that can be represented by all sc\_time objects in a SystemC simulation
  - the default value for the time resolution is 1 picosecond
- A user may set the time resolution to some other value by calling the sc\_set\_time\_resolution()
  - this function, if called, must be called before any sc\_time objects are constructed
- A user may ascertain the current time resolution by calling the sc\_get\_time\_resolution()
- Any time smaller than the time resolution will be rounded off, using round-to-nearest

#### **Time Unit**

- Time unit is to specify the period of one simulation step
  - it is larger or equal to time resolution
  - the default time unit is 1 nanosecond
- Call sc\_set\_default\_time\_unit() to set default time unit
  - sc\_set\_default\_time\_unit(10, SC\_MS)
- Time values may sometimes be specified with a numeric value without time unit:
  - sc\_start(1000); // run for 1000 time units

## **Construct Model**

- Module
- Port, interface and channel
- Data type
- Process

#### **Processes**

- Basic execution unit in SystemC module
- Must be contained in a module
- Can't be hierarchical, can't call other processes
- Can call methods and functions not belong to other processes
- Classify:
  - SC\_METHOD: method
  - SC THREAD: thread
  - SC CTHREAD: clocked thread
- Have sensitivity list: to be triggered by signal or event



# SC\_METHOD (1/2)

- Similar to the Verilog always@ block
- It is called based on the dynamic or static sensitivity
- A locally declared variable is not permanent
- Example:

```
Static sensitivity:

sc_in_clk iclk;
   SC_CTOR(module_name)
   {
     SC_METHOD(method_name);
     sensitive<<iclk.neg();
   }</pre>
```

```
Dynamic sensitivity:

void method_name(void)
{
    //statements
    next_trigger(time or events)
}
```

# SC\_METHOD (2/2)

- Executed when events occur on the sensitivity list
- If execution finish, return control back to simulation kernel
- Recommend not to write infinite loop within method process
- Can't call wait()

```
SC_MODULE ( rcv ){
    sc_in< frame_type > xin;
    sc_out < int > id;
    void extract_id();

SC_CTOR( rcv ){
        SC_METHOD(extract_id);
        //register member function
        //with simulation kernel
        sensitive(xin);
    }
}
```

```
void rcv::extract_id(){
    frame_type frame;
    frame = xin;
    if(frame == 1){
        id = frame.ida;
    }
    else{
        id = frame.idb;
    }
}
```

rcv.h

rcv.cpp

# Example: Hello World

```
#include <systemc.h>
                                                     void method2(void)
#include <iostream>
SC_MODULE(Hello_SystemC)
                                                      std::cout<<sc time stamp()
                                                            <<" Hello world2!"
                                     Input clock
                                                            <<std::endl;
 sc in clk iclk;
 SC CTOR(Hello SystemC)
                                      Constructor
                                                   };
  SC_METHOD(method1);
  sensitive << iclk.pos();
                                       Sensitive to
                                      posedge clock
  dont_initialize();
                                                   int sc_main(int argc, char *argv[])
  SC METHOD(method2);
                                                                                          Create clock
                                                     const sc time t PERIOD(8,SC NS);
  sensitive << iclk.neg();
                                                                                            signal
                                                     sc clock clk("clk",t PERIOD);
  dont initialize();
                                                     Hello_SystemC iHelloWorld("iHelloWorld");
                                                     iHelloWorld.iclk(clk);
 void method1(void)
                                                     sc_start(20,SC_NS);
                                                                                          Instantiate
                                                                                          the module
                                      get simulation
                                                     return 0;
  std::cout<<sc_time_stamp()
                                          time
        <<" Hello world1!"
                                                                                      Port connection
         <<std::endl;
                                                                             Start the simulation
 }
                                                                                with 20ns
```

#### The Result

- 0 ns Hello world1!
- 4 ns Hello world2!
- 8 ns Hello world1!
- 12 ns Hello world2!
- 16 ns Hello world1!



## SC\_THREAD (1/3)

- Once start to execute, it is in complete control of the simulation
- When terminated, it is gone forever
- Typically, it contains a infinite loop and at least a wait
- Its local variables are alive throughout the simulation
- SC\_CTHREAD is a small variation of SC\_THREAD
  - It is triggered at every clock edge

# SC\_THREAD (2/3)

- The simulation kernel is occupied by the thread in execution and released when a wait() is encountered in the thread
- As a whole, the simulation kernel switches in between threads like that in OS





Threads in SystemC

## SC\_THREAD (3/3)

- Can be suspended and reactivated by wait() call
- Usually contain infinite loop, process continue to execute until the next wait()

```
SC_MODULE ( rcv ){
    sc_in< frame_type > xin;
    sc_out < int > id;
    void extract_id();

SC_CTOR( rcv ){
        SC_THREAD(extract_id);
        //register member function
        //with simulation kernel
        sensitive<<xin;
    }
}</pre>
```

rcv.h

```
void rcv::extract_id(){
    frame_type frame;
    while(true){ //infinite loop
        frame = xin;
        if(frame == 1){
            id = frame.ida;
        }
        else{
            id = frame.idb;
        }
        wait();
        // use wait() call to suspend process
        // until xin signal change
    }
}
```

rcv.cpp

- Only triggered on one of clock edge (positive or negative)
- Used to create implicit state machine
  - States not defined explicity
  - States transition by insert wait() calls

```
SC_MODULE ( plus ){
    sc_in_clk clk;
    sc_in< int > i1;
    sc_in< int > i2;
    sc_out < int > o1;
    void do_plus();

SC_CTOR( plus ){
    SC_CTHREAD(do_plus, clk.pos() );
    // use clk.pos() indicate to trigger
    // on positive edge
    }
}
```

```
void plus::do_plus(){
int arg1, arg2, sum;
while(true){ //infinite loop
    arg1 = i1.read();
    arg2 = i2.read();
    sum = arg1 + arg2;
    o1.write(sum);
    wait();
    // use wait() call to suspend process
    // until clk.pos signal change
    }
}
```

plus.h

plus.cpp

## Sensitivity

- Processes be resumed or activated by sensitivity
  - Sensitive to events
  - Ports, signals have events to trigger implicitly
- Classify:
  - Static sensitivity
    - Sensitivity list determined before simulation begin
    - RTL and synchronous behavioral only use static sensitivity
  - Dynamic sensitivity
    - ► Temporarily override its static sensitivity list
    - ► Thread process can suspend itself during simulation
    - Static sensitivity list ignored temporarily

#### **Sensitive Semantic**

- Sensitive on edge of Boolean port x
  - Positive: sensitive\_pos<<x</li>
  - Negative: sensitive\_neg<<x</li>
- Sensitive on event of port x
  - sensitive<<x</li>
- Sensitive on event e
  - sensitive<<e</li>

### **Dynamic Sensitivity**

- Sensitive by calling function as process execution
  - Used on SC\_METHOD
    - ▶ next\_trigger()
  - Used on SC\_THREAD
    - ▶ wait()
  - Used on SC\_CTHREAD
    - wait\_until(), watching()

### Dynamic Sensitivity – next\_trigger()

- Used on SC\_METHOD
  - Process invoked only when next\_trigger() event occurred

```
SC_MODULE ( rcv ){
    sc_in< frame_type > xin;
    sc_out < int > id;
    void extract_id();

SC_CTOR( rcv ){
    SC_METHOD(extract_id);
    //register member function
    //with simulation kernel
    sensitive(xin);
   }
}
```

rcv.h

```
void rcv::extract_id(){
    frame_type frame;
    sc_event E;

frame = xin;
    if(frame == 1){
        id = frame.ida;
    }else{
        id = frame.idb;
    }
    next_trigger(200, SC_NS, E);
    // during 200ns, process can be invoked
    // by E event; if timeout, invoked by xin
}
```

rcv.cpp

75

# Dynamic Sensitivity – wait()

- Used on SC\_THREAD
  - Thread suspend when call wait(E), and resumed when E occurred

```
SC_MODULE ( rcv ){
    sc_in< frame_type > xin;
    sc_out < int > id;
    void extract_id();

SC_CTOR( rcv ){
    SC_THREAD(extract_id);
    //register member function
    //with simulation kernel
    sensitive<<xin;
    }
}</pre>
```

rcv.h

```
void rcv::extract_id(){
    frame_type frame;
    while(true){ //infinite loop
        frame = xin;
        if(frame == 1){
            id = frame.ida;
        }else{
            id = frame.idb;
        }
        wait(200, SC_NS, E);
        // during 200ns, thread suspend on wait()
        // call; thread resumed when timeout or
        // E occurred
    }
}
```

rcv.cpp

### Dynamic Sensitivity – wait\_until()

- Used on SC\_CTHREAD
  - Halt execution until event occurred

```
SC_MODULE ( plus ){
    sc_in_clk clk;
    sc_in< int > i1;
    sc_in< int > i2;
    sc_in< bool > sensor;
    sc_out < int > o1;
    void do_plus();

SC_CTOR( plus ){
        SC_CTHREAD(do_plus, clk.pos() );
        // use clk.pos() indicate to trigger
        // on positive edge
    }
}
```

```
void plus::do_plus(){
    int arg1, arg2, sum;
    while(true){ //infinite loop
        arg1 = i1.read();
        arg2 = i2.read();
        sum = arg1 + arg2;
        o1.write(sum);
        wait_until(sensor.delayed() == true);
        // halt execution until new value of
        // sensor is true
    }
}
```

plus.h

plus.cpp

# Dynamic Sensitivity – watching()

- Used on SC\_CTHREAD
  - Monitor the specified condition
  - Halt current execution, and restart the execution from the first line of process

```
SC_MODULE ( plus ){
    sc_in_clk clk;
    sc_in< int > i1;
    sc_in< int > i2;
    sc_in< bool > reset;
    sc_out < int > o1;
    void do_plus();

SC_CTOR( plus ){
        SC_CTHREAD(do_plus, clk.pos() );
        watching(reset.delayed() == true);
        // if reset change to true, scheduler
        // halt execution, and start from the
        // first line of process
    }
}
```

```
void plus::do_plus(){
    int arg1, arg2, sum;
    If(reset == true){
        o1.write(0);
    }
    while(true){ //infinite loop
        arg1 = i1.read();
        arg2 = i2.read();
        sum = arg1 + arg2;
        o1.write(sum);
        wait();
    }
}
```

plus.h

# **Comparison on Processes**

|                     | SC_METHOD         | SC_THREAD         | SC_CTHREAD                  |
|---------------------|-------------------|-------------------|-----------------------------|
| Execution           | When trigger      | Always execute    | Always execute              |
| Suspend & resume    | No                | Yes               | Yes                         |
| Static sensitivity  | By sensitive list | By sensitive list | By signal edge              |
| Dynamic sensitivity | next_trigger()    | wait()            | wait_until(),<br>watching() |
| Applied model       | RTL, synchronize  | Behavioral        | Clocked behavior            |

#### Clock Object

- Generate timing signals to synchronize events
- Typically created at top level in the testbench

```
Verilog

initial clk = 1;
always #1 clk = ~clk;

sc_time t1(2, SC_NS);
sc_clock clk( "clk", t1, 0.5);
// 50% duty cycle
```

```
int sc_main(int argc, char* argv[]){
    sc_signal <int> val;
    sc_signal <sc_logic> reset
    sc_signal <int> result;

    sc_time t1(20, SC_NS);
    sc_clock clk1 ("clk1", t1, 0.5, 0, true);
    // create a clock clk1 with period 20ns, duty cycle 50%, first edge at time 0
    // and first value is true

filter f1("filter");
    f1.clk(clk1.signal());
    f1.val(val);
    f1.reset(reset);
    f1.result(result);
}
```

#### **Simulation Control**



### SystemC Simulation Kernel



#### Simulation Semantics

- The scheduler controls the timing and order of process execution, handles event notifications and manages updates to channels
- The scheduler supports the notion of delta-cycle, which consists of an evaluate phase and update phase
- Processes are non-preemptive, meaning for a thread process, codes between two wait() will execute without any other process interruption and a method process completes its execution without interrupted by another process
- Elaboration: The execution of the sc\_main() from the start to the first invocation of sc\_start()

#### Initialization Phase

- The first step in the simulator scheduler
  - Each method process is executed once during initialization and each thread process is executed until a wait statement is encountered
- To turn off initialization for a particular process, call dont\_initialize() after the SC\_METHOD or SC\_THREAD process declaration inside a module constructor (P. 66)
- The order of processes' execution is unspecified, however the <u>execution order between processes is</u> determined
  - This only means every two simulation runs to the same code always have the same execution ordering to yield identical results.

#### Evaluate Phase

- (1) From the set of processes that are ready to run, select a process and resume its execution
  - The order in which processes are selected for execution from the set of processes that are ready to run is unspecified.
- (2) The execution of a process may include calls to the request\_update() function which schedules pending calls to update() function in the update phase
  - The request\_update() function may only be called inside member functions of a primitive channel
- (3) Repeat evaluation for any other processes that are ready to run - synchronization

#### **Update Phase**

- (1) Execute any pending calls to update() from calls to the request\_update() function executed in the evaluate phase
- (2) If there are pending delta-delay notifications, determine which processes are ready to run and go to evaluation phase
- (3) If there are no more timed event notifications, the simulation is finished
- (4) Else, advance the current simulation time to the time of the earliest (next) pending timed event notification
- (5) Determine which processes become ready to run due to the events that have pending notifications at the current time, go to evaluation phase

#### **Debugging Issues**

- Basic debugging tools: printf(), breakpoint, variable watching, and waveform tracing
- Don't know how to debug a thread? -> use conditional breakpoint
- Unable to get the value of a SystemC data type? -> use conversion function such as to\_int()
- Unable to get the value of a port? -> use my\_port.read()
- UNKNOW EXCEPTION OCCURED? -> basic C/C++ run time problems such as:
  - Array index out of bound
  - Freeing an empty pointer

#### **Design Granularity**

- Use as many C++ primitive data types as possible
- Unless necessary, do not model too much detail of your design
  - This will accelerate both design and simulation
  - Ex: use events rather than clock triggering

# **Examples of SystemC**

# Summary of System Design with SystemC

- Pseudo code of templates for
  - sc\_main.cpp
  - Module.h
  - Module.cpp
    - ► SC\_CTOR
    - ► SC\_HAS\_PROCESS

```
#include <systemc.h>

SC_MODULE(Adder)
{
    sc_in<i|nt> a;
    sc_in<iint> b;
    sc_out<iint> c;

    void compute();

    SC_CTOR(Adder)
    {
        SC_METHOD(compute);
        sensitive << a << b;
    }
};</pre>
```

```
#include "Adder.h"

void Adder::compute()
{
    c = a + b;
}
Adder.cpp
```

```
#include <systemc.h>
#include "Adder.h"

int sc_main(int argc, char* argv[])
{
    sc_signal<int> sig_a, sig_b, sig_c;
    Adder my_adder("my_adder");
    my_adder(sig_a, sig_b, sig_c);
    sc_start(1000, SC_SEC);
    return 0;
}
```

sc\_main (top module)

Adder

SC\_METHOD (process)

Adder.h

main.cpp

#### Main.cpp

```
#include <systemc.h>
#include "module_name.h"
int sc_main(){
  Port/Signal declarations
  module declarations
  modules linked
  sc_start(); /sc_start(time);
  return 0;
```

#### Module.h

#### SC\_CTOR

```
#ifndef NAME H
#define NAME H
#include "submodule.h"
SC_MODULE(NAME) {
   Port declarations
   Channel/submodule instances
   SC_CTOR(NAME)
   : Initializations
       Connectivity
       Process registrations
   Process declarations
   Helper declarations
#endif
```

#### SC\_HAS\_PROCESS

```
#ifndef NAME H
#define NAME_H
#include "submodule.h"
SC_MODULE(NAME) {
   Port declarations
   Channel/submodule instances
   // Constructor declaration:
   NAME();
   Process declarations
   Helper declarations
#endif
```

### Module.cpp

#### SC\_CTOR

#include <systemc.h> #include "*NAME.h*"

NAME::Process {implementations }
NAME::Helper {implementations }

#### SC\_HAS\_PROCESS

```
#include <systemc.h>
#include "NAME.h"
```

```
NAME::NAME(sc_module_name nm)
: sc_module(nm)
, Initializations
{
    Channel allocations
    Submodule allocations
    Connectivity
    SC_HAS_PROCESS(NAME);
    Process registrations
}
```

NAME::Process {implementations }
NAME::Helper {implementations }

### **Example 1: Full-adder**

```
#include "systemc.h"
SC MODULE(Adder){
    sc out<sc logic> sum, Cout;
    sc_in<sc_logic> A, B, Cin;
    void add(){
        sc_logic tempC, tempD, tempE;
        tempC = A.read() & B.read();
        tempD = A.read() ^ B.read();
        tempE = Cin.read() & tempD;
        sum.write(tempD ^ Cin.read());
        Cout.write(tempC | tempE);
    SC CTOR(Adder){
        SC METHOD(add);
        sensitive << A << B << Cin;
};
```

#### Example 2: Counter (1/2)

#### **Example 2**

#### "counter.h"

```
#include <systemc.h>
SC_MODULE(counter)
   // port- declarations;
   sc_in_clk
                 clk:
   sc out<int>
                 val:
   // process declarations;
   void process_func();
   // module constructor;
   SC_CTOR(counter) {
       SC_CTHREAD(process_func, clk.pos());
```

#### "counter.cpp"

```
#include "counter.h"
counter::process_func()
{
    val = 0;
    while(1)
    {
        wait();
        val = val+1;
     }
}
```

### Example 2: Counter (2/2)

"main.cpp"

```
#include "counter.h"
int sc_main(int argc, char* argv[])
    // signal declaration
    sc_clock clk("clk", 1, SC_NS, 0.5); sc_signal<int> val;
    // module declaration
                        counter0("counter0");
    counter
   // signal connection counter 0. clk(clk);
    counter0.val(val);
    // run simulation
    sc_start(100, SC_NS);
    return 0;
```

#### Example 3: Producer and Consumer (1/3)

#### Example 3



### **Producer and Consumer (2/3)**



```
#include <systemc.h>
#include <iostream.h>
#include <stdlib.h>
SC_MODULE(consumer)
  sc in clk iclk;
  sc fifo in<int> data in;
  int data value;
  SC_CTOR(consumer)
   SC_CTHREAD(x_consumer,iclk.pos());
    data value=0;
  void x_consumer()
    for(;;){
      wait(3);
      data_value=data_in.read();
      cout<<"At time"<<sc_time_stamp()<<
      "consume data"<<data value<<endl;
```

```
SC_MODULE(producer)
  sc in clk iclk;
  sc fifo out<int> data out;
  int data value:
  SC_CTOR(producer)
    SC_CTHREAD(x_producer,iclk.pos());
    data value=0;
  void x_producer()
    for(;;){
      wait(2);
      data_value=rand()%100;
      data_out.write(data_value);
      cout<< "At time"<<sc_time_stamp()<<
      "produces data"<<data value<<endl;
```

#### **Producer and Consumer (3/3)**



```
int sc_main(int argc, char *argv[])
 const sc_time t_PERIOD(10,SC_NS);
 sc_clock clk("clk",t_PERIOD);
 sc_fifo<int> x_fifo;
 producer x_producer("x_producer");
 consumer x_consumer("x_consumer");
 x_producer.iclk(clk);
 x_consumer.iclk(clk);
 x_producer.data_out(x_fifo);
 x_consumer.data_in(x_fifo);
 sc_start(200,SC_NS);
 return 0;
```

#### Results

At time 20 ns produces data 38
At time 30 ns consumes data 38
At time 40 ns produces data 58
At time 60 ns produces data 13
At time 60 ns consumes data 58
At time 80 ns produces data 15
At time 90 ns consumes data 13
At time 100 ns produces data 51

- Stimulus Generator
- Monitor
- Adder



### Example 4: Test in SystemC (2/6)

- Stimulus Generator
  - Use thread to generate stimulus
  - Binding port and sc\_fifo\_out\_if<T>, to store stimulus in order

```
#include <systemc.h>
SC MODULE(stimgen)
    //sc out <int> in1, in2;
    sc port(sc fifo out if(int) > in1, in2;
    int seed;
    void stim proc();
    SC CTOR(stimgen)
        seed=12:
        SC_THREAD(stim_proc);
};
              stimgen.h
```

```
seed
                             12 31 50
                                        69
                       in1
                             13 32 51 70
#include "stimgen.h"
                       in2
                             18 37 56 75
void stimgen::stim proc()
    int temp;
    for(int i=0; i <=20; i++)
        temp = seed+1;
        in1 ->write(temp);
        in2 ->write(temp+5);
        seed = (seed+19)%123;
    sc stop();
       stimgen.cpp
```

# Example 4: Test in SystemC (3/6)

- Monitor
  - Use thread to monitor output from Design Under Test (DUT)
  - Binding port and sc\_fifo\_in\_if<T>, to store output in order
  - Use port re->read() to pop data from FIFO buffer

# Example 4: Test in SystemC (4/6)

#### Adder

- Both stimulus generator and monitor use FIFO interface
- Adder modify the in/out port interface to connect
- Use channel's method write() and read() to access data

```
#include <systemc.h>
                                        #include "Adder.h"
SC MODULE(Adder)
                                        void Adder::compute()
    //sc in(int)
                                            while(true)
    //sc in(int)
    //sc out(int)
                                                c -> write( a->read() + b->read());
    sc port(sc fifo in if(int) > a;
                                                c -> write( a->read() + b->read()+2);
    sc port<sc fifo in if<int> > b;
    sc port(sc fifo out if(int) > c;
    void compute();
                                                  Adder.cpp
    SC CTOR(Adder)
        SC THREAD(compute);
};
               Adder.h
```

# Example 4: Test in SystemC (5/6)

- sc\_main()
  - Program entrance
- sc\_start()
  - Simulation begin
  - sc\_start(-1) simulate infinitely
  - sc\_start(100, SC\_NS) simulate for 100ns

```
Stimulus
Generator

Sc_METHOD
(process)

Monitor
```

```
#include <systemc.h>
#include "Adder.h"
#include "stimgen.h"
#include "monitor.h"
int sc_main(int argc, char* argv[])
    //sc signal<int> sig a, sig b, sig c;
    sc_fifo<int> sig_a(10), sig_b(10), sig_c(10);
   Adder my_adder("my_adder");
    stimgen stim("stim");
    stim(sig a, sig b);
    my_adder(sig_a, sig_b, sig_c);
    monitor mon("mon");
    mon.re(sig c);
    sc start();
    return 0;
```

### Example 4: Test in SystemC (6/6)

```
CV "D:\Test\systemC\Adder\Debug\Adder.exe"
             SystemC 2.0.1 --- May 24 2005 12:59:06
        Copyright (c) 1996-2002 by all Contributors
                    ALL RIGHTS RESERVED
The reslut of the computation is = 31
The reslut of the computation is = 71
                                                        12 31 50
                                                                    69
The reslut of the computation is = 107
                                                        13 32 51
The reslut of the computation is = 147
                                                        18 37 56
The reslut of the computation is = 183
                                                            69(107)
The reslut of the computation is = 223
The reslut of the computation is = 13
The reslut of the computation is = 53
The reslut of the computation is = 89
The reslut of the computation is = 129
The reslut of the computation is = 165
The reslut of the computation is = 205
The reslut of the computation is = 241
The reslut of the computation is = 35
The reslut of the computation is = 71
The reslut of the computation is = 111
The reslut of the computation is = 147
The reslut of the computation is = 187
The reslut of the computation is = 223
The reslut of the computation is = 17
SystemC: simulation stopped by user.
Press any key to continue
```

### Example 5: Traffic Light (1/4)



### Example 5: Traffic Light (2/4)

Finite State Mache

```
void fsm::cthread_func()
   while(1) {
       // red
       red=true, green=false, yellow=false;
       wait(10);
       // green
       red=false, green=true, yellow=false;
       wait(10);
       // yellow
        red=false, green=false, yellow=true;
       wait(2);
```

### Example 5: Traffic Light (3/4)

#### "light.h"

```
#include <systemc.h>
SC_MODULE(light)
   // port declarations
   sc in<bool>
                   on:
   // process declarations
   void method_func();
   // contructor
   SC_CTOR(light) {
       SC_METHOD(method_func);
       sensitive << on;
};
```

#### "light.cpp"

```
#include "light.h"
void light::method_func()
{
    if(on) {
        printf("%6lld ps: %s\n", \
            sc_time_stamp().value(),\
            name())
    }
}
```

### Example 5: Traffic Light (4/4)

0 ps: red

10000 ps: green

20000 ps: yellow

22000 ps: red

32000 ps: green

42000 ps: yellow

44000 ps: red

54000 ps: green

64000 ps: yellow

66000 ps: red

76000 ps: green

86000 ps: yellow

88000 ps: red

### Example 6: Very Simple Bus (1/2)

- A very simple example is provided to model the bus burst read and burst write transactions
- This very simple bus model doesn't consider the other important behaviors of the real bus architecture such as bus arbitration, interrupted burst transactions, and memory wait states etc.
- To make the bus simple, memory is modeled as a memory array within the bus that the bus can access it directly rather than a memory module external to the bus

# Example 6: Very Simple Bus (2/2)

```
virtural void burst read (char *data, unsigned adder, unsigned length)
 //model bus contention using mutex, but no arbitration rules
  bus mux.lock();
 // block the caller for length of burst transaction
 wait (length * _cycle_time);
 // copy the data form memory of burst transaction
 memcpy(data, _mem +addr, length);
 // unlock the mutex to allow others access to the bus
 _bus_mutex.unlock();
virtural void burst_write (char *data, unsigned adder, unsigned length)
 bus mutex.lock();
 wait (length * _cycle_time);
 // copy the data form requestor to memory
 memcpy(_mem+addr, data, length);
  bus mutex.unlock();
protected:
char* mem;
sc time cycle time;
sc mutex _bus_mutex
```

### Example 7: Simple Bus (1/6)



### Example 7: Simple Bus (2/6)

Interface

```
"bus_if.h"
```

```
#include <systemc.h>
class bus_if: public sc_interface {
  public:
    virtual void write(unsigned addr, int data) = 0;
    virtual void read(unsigned addr, int& data) = 0;
};
```

### Example 7: Simple Bus (3/6)

#### Slave – RAM

```
#include "bus_if.h"
class ram:
  public bus_if,
  public sc_module {
public:
   // interface function
   void write(unsigned addr, int data);
   void read(unsigned addr, int& data);
   // constructor
   ram(sc_module_name);
   // destructor
   ~ram();
private:
   // memory contents
   int* pMem;
};
                           "ram.h"
```

```
#include "ram.h"
ram::ram(sc_module_name nm)
   : sc_module(nm)
   pMem = new int[16];
ram::~ram()
   delete[] pMem;
void ram::write(unsigned addr, int data)
   pMem[addr] = data;
void ram::read(unsigned addr, int& data)
  data = pMem[addr]
                       "ram.cpp
```

### Example 7: Simple Bus (4/6)

#### Slave – ROM

```
#include "bus_if.h"
class rom:
  public bus_if,
  public sc_module {
public:
   // interface function
   void write(unsigned addr, int data);
   void read(unsigned addr, int& data);
   // constructor
   rom(sc_module_name);
   // destructor
   ~rom();
private:
   // memory contents
   int* pMem;
};
                           "rom.h"
```

```
#include "rom.h"
rom::rom(sc_module_name nm)
   : sc_module(nm)
   pMem = new int[16];
   for(int i=0; i<16; i++) pMem[i] = i;
rom::~ram()
   delete[] pMem;
void rom::write(unsigned addr, int data)
   assert(0);
void rom::read(unsigned addr, int& data)
  data = pMem[addr];
                       "rom.cpp"
```

### Example 7: Simple Bus (5/6)

#### Master

"cpu.h"

```
#include "cpu.h"
cpu::cpu(sc_module_name nm)
   : sc_module(nm)
   SC_HAS_PROCESS(cpu);
SC_CTHREAD(cthread_func, clk.pos);
void cpu::cthread_func()
   while(1)
       int data;
       for(int i=0; i<16; i++) {
           mem_port->read(i, data);
           mem_port->write(i+16, data);
      sc_stop();
                             "cpu.cpp"
```

### Example 7: Simple Bus (6/6)

#### Bus

```
#include "bus_if.h"
class bus:
  public bus_if,
  public sc_module {
public:
   // port declaration
    sc_port<bus_if>
                        rom port;
    sc_port<bus_if>
                        ram port;
    // interface function
   void write(unsigned addr, int data);
   void read(unsigned addr, int& data);
   // constructor
    bus(sc_module_name);
};
```

"bus.h"

```
#include "bus.h"
bus::bus(sc_module_name nm)
   : sc_module(nm)
void bus::write(unsigned addr, int data)
   if(addr < 16)
       rom_port->write(addr, data);
   else
       ram_port->write(addr, data);
void bus::read(unsigned addr, int& data)
   if(addr < 16)
       rom_port->read(addr, data);
   else
       ram_port->read(addr, data);
                           "bus.cpp
```

#### Reference

- [1] Chien-Nan Liu, "SystemC Modeling & HW/SW Co-Verification", http://www.cs.ccu.edu.tw/~pahsiung/courses/soc/notes/02\_Modeling.pdf
- [2] SystemC Version 2.0 User Guide, http://www.cse.iitd.ernet.in/~panda/SYSTEMC/LangDocs/UserGuide20.pdf